
one bit at a time through a single data line and produces a parallel output. The SIPO mode of Shift Registers accepts data serially i.e. 2 – Schematic of Serial In – Serial Out (SISO) Mode Serial In – Parallel Out (SIPO) Mode They are connected serially with the same clock (CLK) signal applied to each Flip-Flop.įig. 2 below shows a SISO mode of Shift Register consisting of 4 D-Type Flip-Flops (FF 0, FF 1, FF 2 and FF3). The stored information is produced as its output. the data transmitted is one bit at a time in either left or right direction. SISO mode accepts data serially under clock control i.e.

1 – Schematic Diagram of Shift Register Modes of Operation of Shift Registers 1 below shows the schematic diagram of Shift Register.įig.

They are basically configured using Flip-Flops in sequence where the output of one Flip-Flop becomes input to the other.įlip-Flops make an ideal choice in designing them as they are edge- triggered devices and can retain output state. Shift Registers are basically a type of sequential logic circuit used to “store” and “shift”/ “transfer” data bits either in serial or parallel or a combination of both serial and parallel.
